

# KVR13LL9Q4K4/128I

128GB (32GB 4Rx4 4G x 72-Bit x 4 pcs.) PC3L-10600 CL9 Load Reduced DIMM

### **DESCRIPTION**

ValueRAM's KVR13LL9Q4K4/128I is a kit of four 4G x 72-bit (32GB) DDR3L-1333 CL9 SDRAM (Synchronous DRAM), Intel® Compatibility Tested, low voltage, load reduced 4Rx4 ECC memory modules, based on thirty-six DDP 2G x 4-bit components per module. Total kit capacity is 128GB. The SPDs are programmed to JEDEC standard latency DDR3-1333 timing of 9-9-9 at 1.35V and 1.5V. Each 240-pin LRDIMM uses gold contact fingers. The electrical and mechanical specifications are as follows:

#### **FEATURES**

- JEDEC standard 1.35V (1.28V ~ 1.45V) and 1.5V (1.425V ~ 1.575V) Power Supply
- VDDQ = 1.35V (1.28V ~ 1.45V) and 1.5V (1.425V ~ 1.575V)
- 667MHz fCK for 1333Mb/sec/pin
- 8 independent internal bank
- Programmable CAS Latency: 9, 8, 7, 6
- Programmable Additive Latency: 0, CL 2, or CL 1 clock
- Programmable CAS Write Latency(CWL) = 7 (DDR3-1333)
- 8-bit pre-fetch
- Burst Length: 8 (Interleave without any limit, sequential with starting address "000" only), 4 with tCCD = 4 which does not allow seamless read or write [either on the fly using A12 or MRS]
- Bi-directional Differential Data Strobe
- Internal(self) calibration: Internal self calibration through ZQ pin (RZQ: 240 ohm ± 1%)
- On Die Termination using ODT pin
- On-DIMM thermal sensor (Grade B)
- Average Refresh Period 7.8us at lower than TCASE 85°C, 3.9us at 85°C < TCASE ≤ 95°C</li>
- Asynchronous Reset
- PCB: Height 1.180" (30.00mm), double sided component

### **SPECIFICATIONS**

| 9 cycles                     |
|------------------------------|
| 49.125ns (min.)              |
| 260ns (min.)                 |
| 36ns (min.)                  |
| (1.35V) = 11 W* (per module) |
| 94 V - 0                     |
| 0° C to 85° C                |
| -55° C to +100° C            |
|                              |

<sup>\*</sup>Power will vary depending on the SDRAM and memory buffer used.

Continued >>

Page 1

# **MODULE DIMENSIONS:**





