## **HXLVDSR**

# **Honeywell**

## Quad LVDS Differential Line Receiver Radiation Hardened 3.3V SOI CMOS

## Features

- Four Independent Receivers
- Rad Hard: 300k Rad(Si) Total Dose
- Single +3.3 V Supply
- Common Receiver Enable Control
- High Impedance LVDS Inputs
- High Impedance Output Capability
- Temperature Range: -55°C to 125°C
- Input Common Mode Range: 0.05V to 2.35V
- Maximum Operating Frequency: 100MHz
- Minimum Input Differential Signal: 100mV

#### Low Power

The HXLVDSR dissipates less than 500mW with all outputs toggling at a data rate of 100MHz.

#### Common Receiver Enable Control(EN, EN\*)

The EN and EN\* inputs allow the user to put the digital outputs into high impedance mode.

## Space Qualified Package

The HXLVDSR is packaged in a 16 lead ceramic flat pack.

## Package Pinout

| R <sub>IN1-</sub> | 1 | 16 | $V_{DD}$          |
|-------------------|---|----|-------------------|
| R <sub>IN1+</sub> | 2 | 15 | R <sub>IN4-</sub> |
| R <sub>OUT1</sub> | 3 | 14 | $R_{IN4+}$        |
| EN                | 4 | 13 | R <sub>OUT4</sub> |
| R <sub>OUT2</sub> | 5 | 12 | EN*               |
| R <sub>IN2+</sub> | 6 | 11 | R <sub>OUT3</sub> |
| R <sub>IN2-</sub> | 7 | 10 | $R_{IN3+}$        |
| GND               | 8 | 9  | R <sub>IN3-</sub> |
|                   |   |    |                   |



The HXLVDSR is a radiation hardened quad differential line receiver. It features four independent receivers with common receiver enable control and high impedance outputs. The high impedance output capability allows multiplexing outputs.

The HXLVDSR along with the HXLVDSD provide an alternative to high power devices for high speed point to point interface applications. The receivers are equipped with a wide (0.05V to 2.35V) common mode input voltage range.

The HXLVDSR is manufactured on a radiation hardened SOI-IV Silicon On Insulator (SOI) process with very low power consumption. The input of the HXLVDSR allows for easy interfacing to space and military imaging, sensor, and communications systems.

## **Pin Description**

| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                     | Pin | Symbol            | Signal Type | Buffer Description       |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-------------|--------------------------|--|
| 3R <sub>OUT1</sub> OZCMOS 15mA4ENICMOS5R <sub>OUT2</sub> OZCMOS 15mA6R <sub>IN2+</sub> ILVDS7R <sub>IN2-</sub> ILVDS                                       | 1   | R <sub>IN1-</sub> | I           | LVDS                     |  |
| 4ENICMOS5ROUT2OZCMOS 15mA6RIN2+ILVDS7RIN2-ILVDS                                                                                                            | 2   | R <sub>IN1+</sub> | I           | LVDS                     |  |
| 5         R <sub>OUT2</sub> OZ         CMOS 15mA           6         R <sub>IN2+</sub> I         LVDS           7         R <sub>IN2-</sub> I         LVDS | 3   | R <sub>OUT1</sub> | OZ          | CMOS 15mA                |  |
| 6         R <sub>IN2+</sub> I         LVDS           7         R <sub>IN2-</sub> I         LVDS                                                            | 4   | EN                | I           | CMOS                     |  |
| 7 R <sub>IN2-</sub> I LVDS                                                                                                                                 | 5   | R <sub>OUT2</sub> | OZ          | CMOS 15mA                |  |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                      | 6   | R <sub>IN2+</sub> | I           | LVDS                     |  |
|                                                                                                                                                            | 7   | R <sub>IN2-</sub> | I           | LVDS                     |  |
| 8 GND GND ground (V <sub>SS</sub> = 0V)                                                                                                                    | 8   | GND               | GND         | ground ( $V_{SS} = 0V$ ) |  |
| 9 R <sub>IN3-</sub> I LVDS                                                                                                                                 | 9   | R <sub>IN3-</sub> | I           | LVDS                     |  |
| 10 R <sub>IN3+</sub> I LVDS                                                                                                                                | 10  | R <sub>IN3+</sub> | I           | LVDS                     |  |
| 11 R <sub>OUT3</sub> OZ CMOS 15mA                                                                                                                          | 11  | R <sub>OUT3</sub> | OZ          | CMOS 15mA                |  |
| 12 EN* I CMOS                                                                                                                                              | 12  | EN*               | I           | CMOS                     |  |
| 13 R <sub>OUT4</sub> OZ CMOS 15mA                                                                                                                          | 13  | R <sub>OUT4</sub> | OZ          | CMOS 15mA                |  |
| 14 R <sub>IN4+</sub> I LVDS                                                                                                                                | 14  |                   | I           | LVDS                     |  |
| 15 R <sub>IN4-</sub> I LVDS                                                                                                                                | 15  | R <sub>IN4-</sub> | I           | LVDS                     |  |
| 16 V <sub>DD</sub> PWR supply voltage                                                                                                                      | 16  | V <sub>DD</sub>   | PWR         | supply voltage           |  |

#### **Block Diagram**



## **Truth Table**

| ENAE<br>EN | BLES<br>EN* | INPUT<br>RIN+ - RIN- | OUTPUT<br>ROUT |
|------------|-------------|----------------------|----------------|
| L          | Н           | Х                    | Z              |
| Н          | Х           | $VID \ge 0.1 V$      | н              |
| Х          | L           | $VID \ge 0.1 V$      | н              |
| Н          | Х           | $VID \le -0.1 V$     | L              |
| Х          | L           | $VID \le -0.1 V$     | L              |

## **Signal Definition**

#### EN, EN\*

These are the common enable control signals. As shown in Truth Table, the combination of EN = L and  $EN^* = H$  puts the outputs into the high impedance state. The outputs are enabled for all other combinations of EN and EN\*.

## $\mathbf{R}_{\text{IN1}} - \mathbf{R}_{\text{IN4}}$

These are LVDS differential input pins.

## R<sub>OUT1</sub> – R<sub>OUT4</sub>

These are the 3.3V CMOS output pins.

## **Functional Description**

The HXLVDSR is a radiation hardened quad differential line receiver designed for applications requiring low power dissipation and high data rates. The HXLVDSR accepts low voltage differential input signals and translates them to 3.3V CMOS output levels. The receiver includes high impedance output capability to allow multiplexing outputs. The EN and EN\* inputs allow active Low or active High

control of the high impedance outputs. The enable signals are common to all four receivers. The dual enable scheme allows for flexibility in turning devices on or off. The HXLVDSR along with the HXLVDSD provide an alternative to high power devices for high speed point to point interface applications.

## **Absolute Maximum Ratings (1)**

|                                     |                                                                                                                                                                                                                                   | Lin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | nits                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                              | Conditions                                                                                                                                                                                                                        | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Max                                                                                                                                                                                                                                                                                                  | Units                                                                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub>                     | _                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | +4.6                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                  |
| R <sub>IN+</sub> , R <sub>IN-</sub> | -                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>DD</sub> +0.5                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                  |
| R <sub>OUT</sub>                    | -                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>DD</sub> +0.5                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                  |
| (EN, EN*)                           | -                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>DD</sub> +0.5                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                  |
| I <sub>IK</sub>                     | $V_{IN} < 0 - V_{TH\_diode}$                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                    |
|                                     | or                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                    |
|                                     | $V_{IN} > V_{DD} + V_{TH\_diode}$                                                                                                                                                                                                 | -42                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | +42                                                                                                                                                                                                                                                                                                  | mA                                                                                                                                                                                                                                                                                                                                                 |
| I <sub>OS</sub>                     | 1 second, $R_{OUT}$ shorted to GND or $V_{DD}$                                                                                                                                                                                    | -256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | +200                                                                                                                                                                                                                                                                                                 | mA                                                                                                                                                                                                                                                                                                                                                 |
| Ι <sub>ο</sub>                      | $R_{OUT} = 0$ to $V_{DD}$                                                                                                                                                                                                         | -50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | +50                                                                                                                                                                                                                                                                                                  | mA                                                                                                                                                                                                                                                                                                                                                 |
| -                                   | -                                                                                                                                                                                                                                 | -29.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | +29.2                                                                                                                                                                                                                                                                                                | mA                                                                                                                                                                                                                                                                                                                                                 |
| θ <sub>JC</sub>                     | -                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | +16.3                                                                                                                                                                                                                                                                                                | °C/W                                                                                                                                                                                                                                                                                                                                               |
| T <sub>STG</sub>                    | -                                                                                                                                                                                                                                 | -65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | +150                                                                                                                                                                                                                                                                                                 | °C                                                                                                                                                                                                                                                                                                                                                 |
| T <sub>LMAX</sub>                   | -                                                                                                                                                                                                                                 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | +300                                                                                                                                                                                                                                                                                                 | °C                                                                                                                                                                                                                                                                                                                                                 |
| TJ                                  | -                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | +175                                                                                                                                                                                                                                                                                                 | °C                                                                                                                                                                                                                                                                                                                                                 |
| _                                   | -                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2000                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                  |
|                                     | V <sub>DD</sub><br>R <sub>IN+</sub> , R <sub>IN-</sub><br>R <sub>OUT</sub><br>(EN, EN*)<br>I <sub>IK</sub><br>I <sub>OS</sub><br>I <sub>O</sub><br><br>θ <sub>JC</sub><br>T <sub>STG</sub><br>T <sub>LMAX</sub><br>T <sub>J</sub> | $\begin{array}{c c c c c c } V_{DD} & - & - & \\ \hline R_{IN+}, R_{IN-} & - & \\ \hline R_{OUT} & - & \\ \hline R_{OUT} & - & \\ \hline R_{OUT} & - & \\ \hline (EN, EN^*) & - & \\ \hline (EN, EN^*) & - & \\ \hline I_{IK} & V_{IN} < 0 \cdot V_{TH\_diode} & \\ \hline or & & \\ \hline v_{IN} > V_{DD} + V_{TH\_diode} & \\ \hline v_{IN} > V_{DD} + V_{TH\_diode} & \\ \hline v_{IN} > V_{DD} + V_{TH\_diode} & \\ \hline I_{OS} & 1 second, R_{OUT} shorted to GND or V_{DD} & \\ \hline I_{O} & R_{OUT} = 0 to V_{DD} & \\ \hline I_{O} & R_{OUT} = 0 to V_{DD} & \\ \hline - & - & \\ \hline \theta_{JC} & - & \\ \hline T_{STG} & - & \\ \hline T_{LMAX} & - & \\ \hline T_{J} & - & \\ \end{array}$ | $\begin{array}{ c c c c } Symbol & Conditions & Min \\ \hline V_{DD} & - & -0.5 \\ \hline R_{IN+}, R_{IN-} & - & -0.5 \\ \hline R_{OUT} & - & -0.5 \\ \hline R_{OUT} & - & -0.5 \\ \hline (EN, EN*) & - & -0.5 \\ \hline (I_{IK} & V_{IN} < 0 - V_{TH\_diode} & & & & & & & & & & & & & & & & & & &$ | $\begin{array}{c c c c c c } & & - & & -0.5 & & +4.6 \\ \hline R_{IN+}, R_{IN-} & & - & & -0.5 & V_{DD}+0.5 \\ \hline R_{OUT} & & - & & -0.5 & V_{DD}+0.5 \\ \hline R_{OUT} & & - & & -0.5 & V_{DD}+0.5 \\ \hline (EN, EN^{*}) & & - & & -0.5 & V_{DD}+0.5 \\ \hline I_{IK} & V_{IN} < 0 - V_{TH\_diode} & & & & & \\ & & & & & & & & \\ & & & & $ |

(1) Stresses above the absolute maximum ratings may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. (2) One output at a time should be shorted and the max junction temperature should not be exceeded.

## **Recommended Operating Conditions (1)(2)**

|                                       |                      | Li                 | mits                 |       |
|---------------------------------------|----------------------|--------------------|----------------------|-------|
| Parameter                             | Symbol               | Min                | Max                  | Units |
| Supply Voltage                        | V <sub>DD</sub>      | 3.0                | 3.6                  | V     |
| Case Temperature                      | T <sub>C</sub>       | -55                | +125                 | °C    |
| High Level Input Voltage, (CMOS Input | s)                   |                    |                      |       |
| VDD = 3.0 V to 3.6 V                  | V <sub>IH</sub>      | 0.7V <sub>DD</sub> | -                    | V     |
| Low Level Input Voltage, (CMOS Inputs | 5)                   |                    |                      |       |
| VDD = 3.0 V to 3.6 V                  | V <sub>IL</sub>      | -                  | 0.3V <sub>DD</sub>   | V     |
| Input Voltage (LVDS inputs)           | V <sub>IN_LVDS</sub> | 0 V                | +2.4                 | V     |
| Input Voltage (CMOS inputs)           | V <sub>IN_CMOS</sub> | -0.3               | V <sub>DD</sub> +0.3 | V     |
| Output Voltage                        | V <sub>OUT</sub>     | -0.3               | V <sub>DD</sub> +0.3 | V     |

Specifications listed in datasheet apply when used under the Recommended Operating Conditions unless otherwise specified.
 All unused CMOS inputs must be held at ground or VDD. All unused LVDS inputs must be held at ground or 2.4 volts differentially.

## **Electrical Requirements**

Conditions unless otherwise specified:  $3.0 \text{ V} \le \text{VDD} \le 3.6 \text{ V}$ ,  $-55^{\circ}\text{C} \le \text{TC} \le +125^{\circ}\text{C}$ , VSS = 0 V

|                                                                     |                    |                                                                |      | nits |       |
|---------------------------------------------------------------------|--------------------|----------------------------------------------------------------|------|------|-------|
| Parameter                                                           | Symbols            | Conditions                                                     | Min  | Max  | Units |
| Differential Threshold (LVDS Inputs)                                | V <sub>ID</sub>    | $V_{CM}$ = 0.05V and 2.35V, $V_{DD}$ = 3.0V                    | -100 | 100  | mV    |
| Common-Mode Voltage Range (LVDS Inputs) (2)                         | V <sub>CMR</sub>   | V <sub>ID</sub> = 100 mV, peak to peak                         | 0.05 | 2.35 | V     |
| Input Current High (LVDS Inputs)                                    | I <sub>IH1</sub>   | $V_{IN} = 2.4 \text{ V}, V_{DD} = 3.6 \text{ V}$               | -10  | +10  | μΑ    |
| Input Current Low (LVDS Inputs)                                     | I <sub>IL1</sub>   | $V_{IN} = 0 \text{ V}, V_{DD} = 3.6 \text{ V}$                 | -10  | +10  | μΑ    |
| Output High Voltage (CMOS Outputs)                                  | V <sub>OH</sub>    | I <sub>OH</sub> = -15.0 mA, V <sub>DD</sub> = 3.0V             | 2.5  | _    | V     |
| Output Low Voltage (CMOS Outputs)                                   | V <sub>OL</sub>    | I <sub>OL</sub> = 15.0 mA, V <sub>DD</sub> = 3.0V              | -    | 0.5  | V     |
| Output Disable Current (CMOS Outputs)                               | I <sub>OZL</sub>   | Disabled, $V_{OUT} = 0 V$ , $V_{DD} = 3.6V$                    | -10  | +10  | μA    |
|                                                                     | I <sub>OZH</sub>   | Disabled, $V_{OUT} = V_{DD}$ , $V_{DD} = 3.6V$                 | -10  | +10  | μΑ    |
| Input High Voltage (CMOS Inputs)                                    | V <sub>IH</sub>    | EN and EN <sup>*</sup> , $V_{DD} = 3.6V$                       | -    | 2.52 | V     |
| Input Low Voltage (CMOS Inputs)                                     | V <sub>IL</sub>    | EN and EN*, $V_{DD} = 3.0V$                                    | 0.9  | -    | V     |
| Receiver Input Voltage Range $V_{ia}$ or $V_{ib}$ (LVDS Inputs) (1) | V <sub>i</sub>     |                                                                | 0    | 2.4  | V     |
| Input Current High (CMOS Inputs)                                    | I <sub>IH2</sub>   | $V_{IN} = V_{DD}$ , Other Inputs = 2.4V or GND differentially, | -10  | +10  | μA    |
|                                                                     |                    | EN & EN* only, $V_{DD} = 3.6V$                                 |      |      |       |
| Input Current Low (CMOS Inputs)                                     | I <sub>IL2</sub>   | $V_{IN} = GND$ , Other Inputs = 2.4V or GND differentially,    | -10  | +10  | μA    |
|                                                                     |                    | EN & EN* only, $V_{DD} = 3.6V$                                 |      |      |       |
| No Load Supply Current, Receiver Enabled                            | I <sub>DD</sub>    | $V_{DD}$ = 3.6V, EN, EN <sup>*</sup> = $V_{DD}$ or GND,        | -    | 47   | mA    |
| (static mode, LVDS inputs are not toggled)                          |                    | $V_{IN+} = 0 V, V_{IN-} = 2.4V$                                |      |      |       |
| No Load Supply Current, Receiver Disabled                           | I <sub>DDSB</sub>  | $V_{DD} = 3.6V$ , EN = GND, EN <sup>*</sup> = $V_{DD}$ ,       | -    | 5    | mA    |
|                                                                     |                    | $V_{IN+} = 0 V, V_{IN-} = 2.4V$                                |      |      |       |
| Dynamic Supply Current                                              |                    | $V_{DD}$ = 3.6 V, all outputs toggling , Cload = 85pF          |      |      | mA    |
|                                                                     | I <sub>DDOP1</sub> | 1 MHz                                                          | -    | 86   |       |
|                                                                     | I <sub>DDOP2</sub> | 10 MHz                                                         | -    | 94   |       |
|                                                                     | I <sub>DDOP3</sub> | 50 MHz                                                         | -    | 126  |       |
|                                                                     | I <sub>DDOP4</sub> | 100 MHz                                                        | -    | 136  |       |

Guaranteed but not tested.
 The VCMR range is reduced for larger V<sub>ID</sub>.

## **Capacitance Parameters (1)**

|                                                                   |                 |            | Lin | nits |       |
|-------------------------------------------------------------------|-----------------|------------|-----|------|-------|
| Parameter                                                         | Symbols         | Conditions | Min | Max  | Units |
| Input Capacitance (LVDS Inputs, with respect to ground)           | C <sub>LI</sub> |            | -   | 11   | pF    |
| Input Capacitance (CMOS Inputs, Receiver and package capacitance) | C <sub>CI</sub> |            | -   | 12   | pF    |
| Output Capacitance (CMOS Outputs)                                 | C <sub>CI</sub> |            | -   | 12   | pF    |

(1) Guaranteed but not tested.

## **Radiation-Hardness Ratings (1)**

| Parameter                 | Symbol | Environment Conditions | Limits              | Units             |
|---------------------------|--------|------------------------|---------------------|-------------------|
| Total Dose                | TID    |                        | 300                 | krad(Si)          |
| Transient Dose Rate Upset | DRU    | Pulse width ≤ 20ns     | 1x10 <sup>9</sup>   | rad(Si)/s         |
| Dose Rate Survivability   | DRS    | Pulse width ≤ 20ns     | 1 x10 <sup>12</sup> | rad(Si)/s         |
| Neutron Fluence           |        | 1MeV equivalent energy | 1 x10 <sup>14</sup> | N/cm <sup>2</sup> |

(1) Device will not latch up due to any of the specified radiation exposure conditions.

## **Radiation Characteristics**

#### **Total Ionizing Dose Radiation**

The device radiation hardness assurance TID level was qualified by <sup>60</sup>Co testing, including overdose and accelerated annealing, per MIL-STD-883 Method 1019. Ongoing assurance is provided by wafer level X-ray testing during manufacturing.

#### **Transient Dose Rate Ionizing Radiation**

Many aspects of product design are addressed to handle the high energy levels associated with the transient dose rate events. The device will maintain basic functional operation during exposure to a pulse up to the DRU specification. The device will meet functional, timing and parametric specifications after exposure to a pulse up to the DRS specification.

#### **Neutron Irradiation Damage**

SOI CMOS is inherently tolerant to damage from neutron irradiation. The device meets functional and timing specifications after exposure to the specified neutron fluence.

## Latchup

The device will not latchup when exposed to any of the above radiation environments when applied under recommended operating conditions. SOI CMOS provides oxide isolation between adjacent PMOS and NMOS transistors and eliminates any potential SCR latchup structures.

## **Switching Parameters**

Test Conditions unless otherwise specified:  $3.0 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, -55^{\circ}\text{C} \le \text{TC} \le +125^{\circ}\text{C}, \text{VSS} = 0 \text{ V}$ 

|                                                               |                   |                                                             | Lin | nits |       |
|---------------------------------------------------------------|-------------------|-------------------------------------------------------------|-----|------|-------|
| Parameter                                                     | Symbols           | Conditions                                                  | Min | Max  | Units |
| Receiver output jitter (1)(2)                                 | t <sub>PWD1</sub> | Clock                                                       | -   | 15   | ps    |
| Receiver output jitter with power supply distortion (1)(2)(3) | t <sub>PWD2</sub> | Clock                                                       | -   | 350  | ps    |
| Receiver output jitter (1)(2)                                 | t <sub>PWD3</sub> | Data                                                        | -   | 1600 | ps    |
| Receiver output jitter with power supply distortion (1)(2)(3) | t <sub>PWD4</sub> | Data                                                        | -   | 1800 | ps    |
| Differential Propagation Delay High to Low                    | t <sub>PHLD</sub> | CL = 10 pF, VID = 200 mV,                                   |     |      |       |
|                                                               |                   | input transition time < 3.0ns                               | 1.8 | 6.6  | ns    |
| Differential Propagation Delay Low to High                    | t <sub>PLHD</sub> | input pulse = 1.1 V to 1.3 V,                               |     |      |       |
|                                                               |                   | VIN = 1.2V (0V differential) to VOUT = $1/2$ VDD,           |     |      |       |
|                                                               |                   | CL = 10pF, input transition time < 3.0ns                    | 1.8 | 7.4  | ns    |
| Differential Pulse Skew   tPHLD - tPLHD   (1)(4)              | t <sub>SKD</sub>  | $C_{L} = 10 \text{ pF}, V_{ID} = 200 \text{ mV}$            | -   | 1.3  | ns    |
| Differential Channel-to-Channel Skew-same device (1)(5)       | ∆SK <sub>CC</sub> | C <sub>L</sub> = 10 pF, V <sub>ID</sub> = 200 mV            | -   | 1.3  | ns    |
| Differential Part to Part Skew (1)(6)                         | ∆SK <sub>PP</sub> | C <sub>L</sub> = 10 pF                                      | -   | 2.2  | ns    |
| Differential Part to Part Skew (1)(7)                         | ∆SK <sub>PP</sub> | C <sub>L</sub> = 10 pF                                      | -   | 2.9  | ns    |
| Output Rise Time, 20%-80% of signal swing (1)                 | t <sub>R</sub>    | C <sub>L</sub> = 10 pF                                      | -   | 1.5  | ns    |
| Output Fall Time, 20%-80% of signal swing (1)                 | t <sub>F</sub>    | C <sub>L</sub> = 10 pF                                      | -   | 1.2  | ns    |
| Disable Time High to Z (8)                                    | t <sub>PHZ</sub>  | See V <sub>OUT</sub> = V <sub>OH</sub> -0.25V               | -   | 13.6 | ns    |
| Disable Time Low to Z (8)                                     | t <sub>PLZ</sub>  | Timing $V_{OUT} = V_{OL} + 0.25V$                           | -   | 12.7 | ns    |
| Enable Time Z to High (8)                                     | t <sub>PZH</sub>  | diagram V <sub>OUT</sub> = 50%                              | 1.8 | 17   | ns    |
| Enable Time Z to Low (8)                                      | t <sub>PZL</sub>  | V <sub>OUT</sub> = 50%                                      | 1.8 | 17   | ns    |
| Operating Frequency                                           | f <sub>MAX</sub>  | All channels switching,                                     | -   | 100  | MHz   |
|                                                               |                   | t <sub>RISE</sub> and t <sub>FALL</sub> <1.0ns, load = 10pF |     |      |       |

(1) Guaranteed but not tested by vendor.

(2) Maximum LVDS Receiver Jitter performance is guaranteed between -5°C and 125°C case temperature, between 3.0 V and 3.6 V; and pre- and post-radiation.
 (3) AC sine wave Power Supply Noise of 60 mV p-p applied at 25 MHz.

(3) AC sine wave Power Supply Noise of 60 mV p-p applied at 25 MHZ.
(4) The skew is the absolute value of the difference between the differential propagation delay High to Low and the differential propagation delay Low to High of the same channel.
(5) The skew is the channel-to-channel difference of the differential propagation delays for any event on the same device.
(6) The skew is the absolute value of the difference between the minimum and maximum differential propagation delays between devices.
(6) The skew is the asame VDD and within 5°C of each other.

(7) The skew is the absolute value of the difference between the minimum and maximum differential propagation delays between devices.

#### (8) Cload = 10pF





## **Signal Integrity**

**Package Outline Dimensions** 

As a general design practice, for digital input signals, one should have good signal integrity which means input signals that are free of noise, glitches and ringing with rising and falling edges of ≤10ns. More specifically, an input is considered to have good signal

integrity when the input voltage monotonically traverses the region between VIL and VIH in  $\leq$ 10ns.

Floating inputs for an extended period of time is not recommended.



|        | Dimensions - Inches |      | - Inches Dimensions - Millimeter |       |
|--------|---------------------|------|----------------------------------|-------|
| Symbol | Min                 | Max  | Min                              | Max   |
| А      | .101                | .125 | 2.57                             | 3.18  |
| b      | .015                | .019 | 0.38                             | 0.48  |
| С      | .004                | .007 | 0.11                             | 0.18  |
| D      | .392                | .408 | 9.96                             | 10.36 |
| е      | .047                | .053 | 1.20                             | 1.34  |
| E      | .274                | .286 | 6.96                             | 7.26  |
| E1     | .185                | .196 | 4.70                             | 4.96  |
| L      | .320                | .360 | 8.13                             | 9.14  |
| Q      | .022                | .032 | 0.56                             | 0.82  |

## Reliability

For many years Honeywell has been producing integrated circuits that meet the stringent reliability requirements of space and defense systems. Honeywell has delivered hundreds of thousands of QML parts since first becoming QML qualified in 1990. Using this proven approach Honeywell will assure the reliability of the products manufactured with the SOI CMOS process technology. This approach includes adhering to Honeywell's Quality Management Plan for:

- Designing in reliability by establishing electrical rules based on wear out mechanism characterization performed on specially designed test structures (electromigration, TDDB, hot carriers, bias temperature instability and radiation).
- Utilizing a structured and controlled design process.
- Statistically controlling wafer fabrication process with a continuous defect reduction process.
- Performing individual wafer lot acceptance through process monitor testing (includes radiation testing).
- Using characterized and qualified packages.
- Performing thorough product testing program based on MIL-PRF-38535 and MIL-STD 883.

#### **Screening and Conformance Inspection**

The product test flow includes screening units with the applicable flow (Engineering Model, QML V, QML Q, Class V and Q equivalent) and the appropriate periodic or lot conformance testing (Groups A, B, C, D, and E). Both the wafer process and the products are subject to periodic or lot based Technology Conformance Inspection (TCI) and Quality Conformance Inspection (QCI) tests as defined by Honeywell's Quality Management Plan.

#### **Conformance Summary**

| Group A | General Electrical Tests                                          |
|---------|-------------------------------------------------------------------|
| Group B | Mechanical – Resistance to Solvents, Bond Strength,               |
|         | Die Shear, Solderability                                          |
| Group C | Life Tests – 1000 hours at 125°C or equivalent                    |
| Group D | Package Related Mechanical Tests – Physical Dimensions,           |
|         | Lead Integrity, Thermal Shock, Temp Cycle, Moisture Resistance,   |
|         | Seal, Mechanical Shock, Vibration, Acceleration, Salt Atmosphere, |
|         | Internal Water Vapor, Adhesion of Lead Finish                     |
| Group E | Radiation Tests                                                   |

## **Ordering Information**

#### **Standard Microcircuit Drawing**

The HXLVDSR can be ordered under the SMD drawing 5962-07A03.



(1) Orders may be faxed to 763-954-2051. Please contact our Customer Service Representative at 1-763-954-2474 for further information.

(2) Engineering Device Description: Parameters are tested -55°C to 125°C, 24 hour burn-in, no radiation hardness guaranteed. Screen Level and Total Dose Hardness codes must be "E" and "N" respectively.

## QCI Testing (1)

| C | Classification | QCI Testing                                                                |
|---|----------------|----------------------------------------------------------------------------|
|   | QML Q+         | No lot specific testing performed. (2)                                     |
|   | QML V          | Lot specific testing required in accordance with MIL-PRF-38535 Appendix B. |

(1) QCI groups, subgroups and sample sizes are defined in MIL-PRF38535 and the Honeywell Quality Management Plan. Quarterly testing is done in accordance with the Honeywell QM Plan. (2) If customer requires lot specific testing, the purchase order must indicate specific tests and sample sizes.

Honeywell reserves the right to make changes of any sort without notice to any and all products, technology and testing identified herein. You are advised to consult Honeywell or an authorized sales representative to verify that the information in this data sheet is current before ordering this product. Absent express contract terms to the contrary, Honeywell does not assume any liability of any sort arising out of the application or use of any product or circuit described herein; nor does it convey any license or other intellectual property rights of Honeywell or of third parties.

#### Find out more

To learn more about Honeywell's radiation hardened integrated circuit products and technologies, visit www.honeywellmicroelectronics.com/

#### **Honeywell Aerospace**

Honeywell 12001 Highway 55 Plymouth, MN 55441 Tel: 800-323-8295 www.honeywellmicroelectronics.com/

ADS-14204 Rev A June 2014 © 2014 Honeywell International Inc.

